FPGA Acceleration for Feature Based Processing Applications

Gooitzen Van der Wal, David Zhang, Indu Kandaswamy, Jim Marakowitz, Kevin Kaighn, Joe Zhang, Sek Chai; Proceedings of the IEEE Conference on Computer Vision and Pattern Recognition (CVPR) Workshops, 2015, pp. 43-48

Abstract


Feature based vision applications rely on highly efficient extraction and analysis of features from images to reach satisfactory levels of performance and latency. In this paper, we describe the implementation of an algorithm that combines distributed feature detector (D-HCD) with a rotational invariant feature descriptor (R-HOG). Based on an algorithmic comparison with other feature detectors and descriptors, we show that our algorithms have the lowest error rate for 3D aerial scene matching. We present implementation on a low-cost Zynq FPGA that achieves 15x speedup, 5x reduction in latency over a quad core CPU. Our results show the considerable promise of our proposed implementation for fast and efficient robotic and aerial drone / UAV applications.

Related Material


[pdf]
[bibtex]
@InProceedings{Wal_2015_CVPR_Workshops,
author = {Van der Wal, Gooitzen and Zhang, David and Kandaswamy, Indu and Marakowitz, Jim and Kaighn, Kevin and Zhang, Joe and Chai, Sek},
title = {FPGA Acceleration for Feature Based Processing Applications},
booktitle = {Proceedings of the IEEE Conference on Computer Vision and Pattern Recognition (CVPR) Workshops},
month = {June},
year = {2015}
}